# Single Cycle CPU

Xiufeng Sui

University of Chinese Academy of Sciences (UCAS)





#### The Processor



- Processor (CPU): Implements the instructions of the Instruction Set Architecture (ISA)
  - Datapath: part of the processor that contains the hardware necessary to perform operations required by the processor ("the brawn")
    - 组合元件和存储元件通过总线或分散方式连接而成的进行数据存储、处理和传送的路径。
  - Control: part of the processor (also in hardware)
     which tells the datapath what needs to be done ("the brain")

#### **Processor Design Process**



- Five steps to design a processor:
  - 1. Analyze instruction set → datapath requirements
  - 2. Select set of datapath components & establish clock methodology

**Datapath** 

Control

 3. Assemble datapath meeting the requirements



- 4. Analyze implementation of each instruction to determine setting of control points that effects the register transfer
- 5. Assemble the control logic
  - Formulate Logic Equations
  - Design Circuits

# The Big Picture: The Performance Perspective



- Processor design (datapath and control) will determine:
  - Clock cycle time
  - Clock cycles per instruction
- Starting today:
  - Single cycle processor:
    - Advantage: One clock cycle per instruction
    - Disadvantage: long cycle time
- ET =  $IC \times CPI \times Cycle Time$



#### **Processor Datapath and Control**



- We're ready to look at an implementation of the MIPS simplified to contain only:
  - memory-reference instructions: lw, sw
  - arithmetic-logical instructions: add, sub, and, or, slt
  - control flow instructions: beq
- Generic Implementation:
  - use the program counter (PC) to supply instruction address
  - get the instruction from memory
  - read registers
  - use the instruction to decide exactly what to do
- All instructions use the ALU after reading the registers
  - memory-reference? arithmetic? control flow?

#### **MIPS Instruction Formats**



- All instructions 32-bits long
- 3 Formats:



#### The MIPS Subset



- R-Type
  - add rd, rs, rt
  - sub, and, or, slt

| 31 | 26   | 21     | 16     | 11     | 6      | 0      |
|----|------|--------|--------|--------|--------|--------|
| op | (0)  | rs     | rt     | rd     | shamt  | funct  |
| 6  | bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

- LOAD and STORE
  - lw rt, rs, imm16
  - sw rt, rs, imm16



- BRANCH:
  - beq rs, rt,imm16

| 0 |         | 16     | 21     | 31 26  | 31 |
|---|---------|--------|--------|--------|----|
|   | offset  | rt     | rs     | op (4) |    |
|   | 16 bits | 5 bits | 5 bits | 6 bits |    |

#### **Basic Steps of Execution**



Instruction Fetch

**Instruction memory** 

- Where is the instruction?

address: PC

Decode

– What's the incoming instruction?

- Where are the operands in an instruction? Register file

Execution: ALU

**ALU** 

— What is the function that ALU should perform?

Memory access

**Data memory** 

- Where is my data?

address: effective address

Write back results to registers

**Register file** 

- Where to write?

Determine the next PC

**Program counter** 

# Where We're Going: The High-level View





## Review: Two Type of Logical Component



#### **Combinational Elements**



- AND-gate
  - Y = A & B



- Multiplexer
  - Y = S ? I1 : I0



Adder

$$Y = A + B$$



Arithmetic/Logic Unit

$$Y = F(A, B)$$



# Clocking Methodology (定时方法)





- Setup Time: how long the input must be stable before the CLK trigger for proper input read
- Hold Time: how long the input must be stable after the CLK trigger for proper input read
- CLK-to-Q Delay: how long it takes the output to change, measured from the CLK trigger



- The critical path is the longest delay between any two registers in a circuit
- Critical path determines length of clock period
  - The clock period must be longer than this critical path, or the signal will not propagate properly to that next register
  - This includes CLK-to-Q delay and setup delay

### Storage Element: The Register



- Register
  - Similar to the D Flip Flop except
    - N-bit input and output
    - Write Enable input
- Write Enable:
  - 0: Data Out will not change
  - 1: Data Out will becomeData In (on the clock edge)
    - Only updates on clock edge when write control input is 1
    - Used when stored value is required later



### Storage Element: Register File



- Register File consists of (32) registers:
  - Two 32-bit output buses
  - One 32-bit input bus
- Register is selected by:
  - RR1 selects the register to put on bus "Read Data 1"
  - RR2 selects the register to put on bus "Read Data 2"
  - WR selects the register to be written
  - via WriteData when RegWrite is
- Clock input (CLK)



## Inside the Register File



- The implementation of two read ports register file
  - n registers
  - done with a pair of n-to-1 multiplexors, each 32 bits wide.



### **Storage Element: Memory**



- Memory
  - Two input buses: WriteData, Address
  - One output bus: ReadData
- Memory word is selected by:
  - Address selects the word to put on ReadData bus
  - If MemWrite = 1: address selects the memory word to be written via the WriteData bus
- Clock input (CLK)
  - The CLK input is a factor ONLY during write operation
  - During read operation, behaves as a combinational logic block:
    - Address valid => ReadData valid after "access time."



### RTL: Register Transfer Language



- Describes the movement and manipulation of data between storage elements:
  - R[i]表示寄存器堆中寄存器i的内容
  - M[addr]表示存储单元addr的内容
  - 传送方向用<- 表示, 传送源在右目的在左
  - 程序计数器PC直接用PC表示其内容

```
R[3] <- R[5] + R[7]

PC <- PC + 4 + R[5]

R[rd] <- R[rs] + R[rt]

R[rt] <- Mem[R[rs] + immed]
```

# Instruction Fetch and Program Counter Management



#### Overview of the Instruction Fetch L

INSTITUTE OF COMPUTING TECHNOLOGY

- The common RTL operations
  - Fetch the Instruction: inst <- mem[PC]</p>
  - Update the program counter:
    - Sequential Code: PC <- PC + 4</li>
    - Branch and Jump PC <- "something else"</li>



## Datapath for Register-Register Operation

- R[rd] <- R[rs] op R[rt] Example: add rd, rs, rt
  - RR1, RR2, and WR comes from instruction's rs, rt, and rd fields
  - ALUoperation and RegWrite: control logic after decoding instruction



#### **Datapath for Load Operations**

中斜柱计算符 INSTITUTE OF COMPUTING TECHNOLOGY

- R[rt] <- Mem[R[rs] + SignExt[imm16]]</li>
  - Example: *lw* rt, rs, imm16







- Mem[R[rs] + SignExt[imm16]] <- R[rt]</li>
  - Example: sw rt, rs, imm16



### **Datapath for Branch Operations**



- Read register operands
- Compare operands
  - Use ALU, subtract and check Zero output
- Calculate target address
  - Sign-extend displacement
  - Shift left 2 places (word displacement)
  - Add to PC + 4
    - Already calculated by instruction fetch

#### **Datapath for Branch Operations**



- Z <- (rs == rt); if Z, PC = PC+4+imm16; else PC = PC+4
  - Example: beq rs, rt, imm16



#### **Datapath for Branch Operations**



- Revisit "next address logic":
  - PCSrc should be 1 if branch, 0 otherwise



| Branch | zero | PCSrc |
|--------|------|-------|
| 0      | 0    | 0     |
| 0      | 1    | 0     |
| 1      | 0    | 0     |
| 1      | 1    | 1     |

How does this change if we add bne?

# Binary Arithmetic for the Next Address



- In theory, the PC is a 32-bit byte address into the instruction memory:
  - Sequential operation: PC < 31:0 > = PC < 31:0 > +4
  - Branch operation: PC<31:0> = PC<31:0> + 4 + SignExt[Imm16] \* 4
- The magic number "4" always comes up because:
  - The 32-bit PC is a byte address
  - And all our instructions are 4 bytes (32 bits) long
  - The 2 LSBs (Least Significant Bit) of the 32-bit PC are always zeros
  - There is no reason to have hardware to keep the 2 LSBs
- In practice, we can simplify the hardware by using a 30-bit PC<31:2>:
  - Sequential operation: PC<31:2> = PC<31:2> + 1
  - Branch operation: PC<31:2> = PC<31:2> + 1 + SignExt[Imm16]
  - In either case: Instruction Memory Address = PC<31:2> concat "00"

# Putting it All Together: A Single Cycle Datapath



We have everything except control signals



#### **Key Points**



- CPU is just a collection of state and combinational logic
- We just designed a very rich processor, at least in terms of functionality
- ET =  $IC \times CPI \times Cycle Time$ 
  - where does the single-cycle machine fit in?

# Okay, then, what about those Control Signals?





#### **ALU** control bits

# 中斜代计算码 INSTITUTE OF COMPUTING TECHNOLOGY

#### • 5-Function ALU

| ALU control input | Function | <b>Operations</b> |
|-------------------|----------|-------------------|
| 000               | And      | and               |
| 001               | Or       | or                |
| 010               | Add      | add, lw, sw       |
| 110               | Subtract | sub, beq          |
| 111               | Slt      | slt               |

#### **Full ALU**



#### **ALU** control bits



5-Function ALU

| ALU control input | Function | <b>Operations</b> |
|-------------------|----------|-------------------|
| 000               | And      | and               |
| 001               | Or       | or                |
| 010               | Add      | add, lw, sw       |
| 110               | Subtract | sub, beq          |
| 111               | Slt      | slt               |

- based on opcode (bits 31-26) and function code (bits 5-0) from instruction
- ALU doesn't need to know all opcodes--we will summarize opcode with ALUOp (2 bits):
  - 00 lw,sw 01 beq 10 R-format



## **Generating ALU Control**



| Instruction opcode | ALUOp | Instruction operation | Function code | Desired<br>ALU<br>action | ALU control input |
|--------------------|-------|-----------------------|---------------|--------------------------|-------------------|
| lw                 | 00    | load word             | XXXXXX        | add                      | 010               |
| SW                 | 00    | store word            | XXXXXX        | add                      | 010               |
| beq                | 01    | branch eq             | XXXXXX        | subtract                 | 110               |
| R-type             | 10    | add                   | 100000        | add                      | 010               |
| R-type             | 10    | subtract              | 100010        | subtract                 | 110               |
| R-type             | 10    | AND                   | 100100        | and                      | 000               |
| R-type             | 10    | OR                    | 100101        | or                       | 001               |
| R-type             | 10    | slt                   | 101010        | slt                      | 111               |



#### **The Main Control Unit**



Control signals derived from instruction

| R-type | 0        | rs     | rt       | l  | rd       | shamt | t  | funct       |
|--------|----------|--------|----------|----|----------|-------|----|-------------|
|        | 31:26    | 25:21  | 20:16    | 15 | 5:11     | 10:6  |    | 5:0         |
| Load/  | 35 or 43 | rs     | rt       |    |          | addre | SS |             |
| Store  |          |        |          | -  |          |       |    |             |
|        | 31:26    | 25:21  | 20:16 1  | \  |          | 15:C  | )  |             |
| Branch | 4        | rs     | rt       |    | address  |       |    |             |
|        | 31:26    | 25:21  | 20:16    |    |          | 15:0  |    |             |
|        |          |        |          | /  | <u> </u> |       |    |             |
|        | opcode   | always | read,    |    | write    | for   | ,  | sign-extend |
|        |          | read   | except   |    | R-ty     | /pe   |    | and add     |
|        | '        |        | for load |    | and I    | oad   |    |             |

# **Controlling the CPU**





| Instruction | RegDst | ALUSrc | Memto-<br>Reg | Reg<br>Write | Mem<br>Read | Mem<br>Write | Branch | ALUOp1 | ALUp0 |
|-------------|--------|--------|---------------|--------------|-------------|--------------|--------|--------|-------|
| R-format    | 1      | 0      | 0             | 1            | 0           | 0            | 0      | 1      | 0     |
| lw          | 0      | 1      | 1             | 1            | 1           | 0            | 0      | 0      | 0     |
| SW          | X      | 1      | X             | 0            | 0           | 1            | 0      | 0      | 0     |
| beq         | X      | 0      | X             | 0            | 0           | 0            | 1      | 0      | 1     |

#### **Control Truth Table**



|         |          | R-format | lw     | SW     | beq    |
|---------|----------|----------|--------|--------|--------|
| Opcode  |          | 000000   | 100011 | 101011 | 000100 |
|         | RegDst   | 1        | 0      | X      | X      |
|         | ALUSrc   | 0        | 1      | 1      | 0      |
|         | MemtoReg | 0        | 1      | X      | X      |
|         | RegWrite | 1        | 1      | 0      | 0      |
| Outputs | MemRead  | 0        | 1      | 0      | 0      |
|         | MemWrite | 0        | 0      | 1      | 0      |
|         | Branch   | 0        | 0      | 0      | 1      |
|         | ALUOp1   | 1        | 0      | 0      | 0      |
|         | ALUOp0   | 0        | 0      | 0      | 1      |

#### **Control**



Simple combinational logic (truth tables)





#### **Datapath With Control**





#### **R-Type Instruction**





#### **Load Instruction**





#### **Branch-on-Equal Instruction**





#### **Implementing Jumps**



- Jump uses word address
- Update PC with concatenation of
  - Top 4 bits of (PC+4)
  - 26-bit jump address
  - -00
- Need an extra control signal decoded from opcode

| Jump | 2         | address |
|------|-----------|---------|
|      | <br>31·26 | 25:0    |

### **Datapath With Jumps Added**





## Register-Register Timing: One Complete Cycle for add





# Register-Register Timing: One Complete Cycle for add



Register Write
Occurs Here

## W指令的执行时间最长,它所花时间作为财产的周期



### 单周期数据通路的性能



- 假设在该实现方式中,主要功能单元的操作时间如下:
  - 存储单元: 200 ps
  - ALU和加法器: 100 ps
  - 寄存器堆(读或写): 50 ps
- 假设其他部件没有延迟,下面方法中哪个更快?快多少?
  - 每条指令在一个固定长度的时钟周期内完成;
  - 每条指令在一个可变长度的时钟周期内完成,时钟周期长度仅为指令所需。
  - 为比较性能,假设指令的组成比例为25% loads, 10% stores, 45% ALU instructions, 15% branches, and 5% jumps。

#### Single-Cycle CPU Summary



- Easy, particularly the control
- Which instruction takes the longest? By how much?
   Why is that a problem?
  - ET = IC  $\times$  CPI  $\times$  CT
- What else can we do?
- When does a multi-cycle implementation make sense?
  - e.g., 70% of instructions take 75 ns, 30% take 200 ns?
  - suppose 20% overhead for extra latches
- Real machines have much more variable instruction latencies than this.